22.10.2007 11:00:00
|
Virage Logic Broadens Its Silicon Aware Intellectual Property (IP) Offering with New Release of the STAR(TM) Memory System
Virage Logic Corporation (NASDAQ: VIRL), the semiconductor industry’s
trusted IP partner and pioneer in Silicon Aware IP™,
has broadened its Silicon Aware IP product portfolio with a new release
of the Self-Test and Repair (STAR) Memory System. Introduced in 2001 and
successfully used by over 100 companies, this new release adds
capabilities to address the challenges of advanced design and process
technologies. A dashboard of user-selectable options enables tradeoffs
between test time, area, and state-of-the-art diagnostics for optimal
design complexity management.
This release also expands the STAR Memory System’s
capabilities to address process challenges with a new product option
called STAR™ Yield Accelerator, created to
boost silicon yield and accelerate time-to-volume. The STAR Yield
Accelerator bridges the design and manufacturing disciplines to enable
automated test vector generation, silicon analysis, fault isolation and
classification to be used at the critical semiconductor tape-out,
bring-up and volume manufacturing stages.
The company also announced that for the first time, the STAR Memory
System will be open to enable licensees to use the systems’
capabilities with other commercially available and internally developed
embedded memories.
Already proven through preliminary engagements with several key
customers at advanced process nodes, the new STAR Yield Accelerator
addresses the requirements of integrated device manufacturers (IDM),
fabless and foundry customers to rapidly, cost-effectively and
accurately identify, analyze, isolate and classify memory faults as
designs are readied for transition from first silicon to volume
manufacturing. By doing this automatically within the existing
development workflow, STAR Yield Accelerator works in concert with the
embedded test-and-repair infrastructure of the STAR Memory System to
speed system-on-chip (SoC) time-to-volume and boost the yield
percentages of good die per wafer. The STAR Memory System is proven to
reduce tape-out schedules for new complex SoCs by weeks and the STAR
Yield Accelerator can reduce silicon bring-up by months, reducing
overall time-to-volume production. (Virage Logic also today announced
new Silicon Aware memory and logic products. See related press release
titled, "Virage Logic Expands Silicon Aware IP
Offering with New 65nm Memory and Logic Products.”) "As process nodes advance, the risk and the
costs of lost yield increases exponentially,”
noted Dr. Yervant Zorian, Virage Logic’s vice
president and chief scientist. "With our
latest release of the STAR Memory System, licensees are well equipped to
proceed with speed and confidence through the critical design and
manufacturing stages, while optimizing the profit opportunities their
products represent.”
Anticipating significant demand for the yield-enhancing capabilities of
the STAR Memory System, particularly among users designing at the
advanced process nodes, Virage Logic has announced the opening of the
STAR Memory System architecture to enable the integration of
commercially and internally developed memories. As a result, users will
have the flexibility to leverage the full benefits of the STAR Memory
System, including the STAR Yield Accelerator’s
capabilities.
"The benefits of the STAR Memory System’s
silicon IP and STAR Yield Accelerator carry tremendous value for
memory-dominant SoC designs. By providing an open interface to the STAR
Memory System, we extend the value to designers regardless of whether
they select to use Virage Logic memories, other commercially available
or internally developed memories,” said Brani
Buric, vice president of product marketing and strategic foundry
relationships. "Licensees will enjoy the
flexibility of being able to mix memories from various sources and still
be able to reap the benefits of the STAR Memory System’s
capabilities.”
STAR Yield Accelerator consists of the STAR Verifier, STAR Vector
Generator, STAR Debugger, and STAR Yield Analyzer components. Leveraging
the infrastructure of the STAR Memory System, the STAR Yield Accelerator
automatically generates vectors for test equipment and provides fault
analysis and root-cause failure guidance based on silicon test results.
Using STAR Yield Accelerator, manufacturers can rapidly and directly
analyze failures manifested in embedded memories and inspect the
physical location and class of each fault to determine the root cause
without involving the IP vendor or SoC designers.
For SoC designers and manufacturers for whom on-chip memory may impact
yield losses or time-to-volume, STAR Yield Accelerator offers
capabilities far beyond conventional physical de-processing and manual
analysis approaches thereby pinpointing the physical location of memory
faults as well as providing guidance of root cause. Moreover, STAR Yield
Accelerator protects manufacturers’ sensitive
process data – and the designers’
closely guarded design data – by enabling
engineers to troubleshoot yield issues in a secure and efficient manner.
Availability and Pricing
The new release of the STAR Memory System is available today with
project-based pricing starting at $25,000. STAR Yield Accelerator is
available today. Project-based engagements include software and services
with pricing starting at $50,000.
About STAR Memory System
The STAR Memory System provides the most integrated cost-effective
solution for embedding on-chip test and repair of memories in designs
with few to several hundred memory instances. The High-Speed,
High-Density and Ultra-Low-Power STAR Memory and Area, Speed and Power
(ASAP™) Memory memories can be incorporated
as part of the STAR Memory System to address a broad range of SoC design
requirements. The STAR Memory System consists of a complete solution
allowing users to select and automatically integrate all of the pieces
associated with the system. The STAR™ Shared
Fuse Processor allows users to reduce routing complexity and drastically
reduce fuse area, while the STAR™ Builder
automated integration tool enables users to better meet aggressive
time-to-volume requirements. With customers experiencing yield
improvements of up to 250 percent, the STAR Memory System can
potentially save millions of dollars in recovered silicon, substantially
reduce test costs, and achieve shorter time-to-volume.
About STAR Yield Accelerator
Virage Logic's Star Yield Accelerator delivers a complete solution for
automated silicon verification, vector generation, silicon analysis, and
yield ramping of embedded memories. Integrated with the industry leading
STAR Memory System embedded test and repair solution, STAR Yield
Accelerator dramatically reduces silicon time-to-test, time-to-product
bring-up, and time-to-volume production.
About Silicon Aware IP
To help SoC designers address the complex predictability and
manufacturability challenges at advanced process nodes, in 2005 Virage
Logic pioneered a new class of semiconductor IP called Silicon Aware
IP. The company’s Silicon Aware IP
offering (embedded memories, logic libraries and I/Os) includes silicon
behavior knowledge for increased predictability and manufacturability.
This intelligence includes hardware implementations for optimal yield in
the design phase and extends to include test, repair, and diagnostics
for manufacturability. Because Silicon Aware IP understands the behavior
of silicon and is able to address post-silicon issues, it is key in
helping designers maximize yield, lower test escapes, increase
reliability, speed time-to-volume and improve overall manufacturability.
About Virage Logic
Founded in 1996, Virage Logic Corporation (NASDAQ: VIRL) rapidly
established itself as a technology and market leader in providing
advanced embedded memory intellectual property (IP) for the design of
complex integrated circuits. Today, as the semiconductor industry's
trusted IP partner, the company’s Silicon
Aware IP offering (embedded memories, logic libraries and I/Os) includes
silicon behavior knowledge for increased predictability and
manufacturability. Through its recent acquisition of Ingot Systems, the
company has expanded its product offering to include Application
Specific IP (ASIP) solutions such as Double Data Rate (DDR) Memory
Controllers and design services. Virage Logic's highly differentiated
product portfolio provides higher performance, lower power, higher
density and optimal yield to foundries, integrated device manufacturers
(IDMs) and fabless customers who develop products for the consumer,
communications and networking, hand-held and portable, computer and
graphics, automotive, and government and military markets. The company
uses its FirstPass-Silicon Characterization Lab™
for certain products to help ensure high quality, reliable IP across a
wide range of foundries and process technologies. The company also
prides itself on providing superior customer support and was named the
2006 Customer Service Leader of the Year in the Semiconductor IP Market
by Frost & Sullivan. Headquartered in Fremont, California, Virage Logic
has R&D, sales and support offices worldwide. For more information,
visit www.viragelogic.com.
SAFE HARBOR STATEMENT FOR VIRAGE LOGIC UNDER THE PRIVATE SECURITIES
LITIGATION REFORM ACT OF 1995: This press release includes forward-looking statements intended to
qualify for the safe harbor from liability established by the Private
Securities Litigation Reform Act of 1995. The statements made in this
news release, other than statements of historical fact, are
forward-looking statements, including statements relating to the
first-quarter performance and the company’s
competitive position. Forward-looking statements are subject to a number
of known and unknown risks and uncertainties, which might cause actual
results to differ materially from those expressed or implied by such
statements. These risks and uncertainties include Virage Logic's ability
to maintain its position as a leading provider of semiconductor IP;
Virage Logic's ability to continue to develop new products and develop
new relationships with third-party foundries and integrated device
manufacturers; adoption of Virage Logic's technologies by semiconductor
companies; competition in the market for semiconductor IP platforms;
statements regarding the business outlook and products; statements
regarding the extent and timing of future revenues and expenses and
customer demand; statements made by industry analysts relating to the
possible benefit to Virage Logic's leadership in embedded memory
technology; and other risks including those described in the company's
Annual Report on Form 10-K for the period ended September 30, 2006, and
in VirageVirage Logic Releases New STAR Memory System… Logic's other periodic reports filed with the Securities and Exchange
Commission or the SEC, all of which are available from Virage Logic's
website (www.viragelogic.com)
or from the SEC's website (www.sec.gov).
Virage Logic does not intend, and undertakes no obligation, except as
required by law, to update any forward-looking statements made in this
news release. All trademarks are the property of their respective owners and are
protected herein.
Der finanzen.at Ratgeber für Aktien!
Wenn Sie mehr über das Thema Aktien erfahren wollen, finden Sie in unserem Ratgeber viele interessante Artikel dazu!
Jetzt informieren!
Wenn Sie mehr über das Thema Aktien erfahren wollen, finden Sie in unserem Ratgeber viele interessante Artikel dazu!
Jetzt informieren!